# Optimizing & Simulation using Graphical processing unit through CUDA C

Abhishek Khanna†

Ajeet Kumar†

Naman Sharma†

Saurav Gandhi†

Mrs. Priyanka Nandal†

†Maharaja Surajmal Institute of Technology, Guru Gobind Singh Indraprastha University, GGSIPU

# **Abstract**

GPUs have as of late pulled in the consideration of numerous application designers as product information parallel coprocessors. The most current eras of GPU design give less demanding programmability and expanded all-inclusive statement while keeping up the gigantic memory data transfer capacity and computational force of conventional GPUs. This open door ought to divert endeavors in GPU examination to setting up standards and systems that permit proficient mapping of calculation to design equipment. In this work we examine the GeForce GTx 560 Ti processors association, highlights, and summed up improvement systems. Key to execution on this stage is utilizing gigantic multithreading to use the vast number of centers and cover up worldwide memory inactivity. To accomplish this, designers confront the test of striking the right harmony between every string's asset utilization and the quantity of all the while dynamic strings. The assets to oversee incorporate the quantity of registers and the measure of on-chip memory utilized per string, number of strings per multiprocessor, and worldwide memory transmission capacity. We likewise get expanded execution by reordering gets to off-chip memory to join solicitations to the same or adjoining memory areas and apply established enhancements to diminish the quantity of executed operations. We apply these methodologies over an assortment of utilizations and areas and accomplish between a 10.5X to 14X application speedup.

Categories and Subject Descriptors D.1.3 [Software]: Programming Techniques—Concurrent Programming

General Terms Design, Performance, Languages

Keywords parallel computing, GPU computing.

# 1. Introduction

As a result of continued demand for programmability, modern graphics processing units (GPUs) such as the NVIDIA GeForce 8 Series are designed as programmable processors employing a large number of processor cores [20]. With the expansion of new equipment interfaces, programming them doesn't require particular programming dialects or execution through representation application programming interfaces (APIs), as with past GPU eras. This makes a cheap, profoundly parallel framework accessible to a more extensive group of use engineers.

The NVIDIA CUDA programming model [3] was made for creating applications for this stage. In this model, the framework comprises of a host that is a conventional CPU and one or more register gadgets that are hugely information parallel coprocessors.

Each CUDA gadget processor bolsters the Single-Program Multiple Data (SPMD) model [8], generally accessible in parallel handling frameworks, where all simultaneous strings depend on the same code, despite the fact that they may not take after the very same way of execution. All strings have the same worldwide location space.

CUDA writing computer programs is finished with standard ANSI C reached out with watchwords that assign information parallel capacities, called pieces, and their related information structures to the figure gadgets. These pieces portray the work of a solitary string and commonly are conjured on a great many strings. These strings can, inside engineer characterized groups termed string squares, share their information and synchronize their activities through implicit primitives. The CUDA runtime likewise gives library capacities to gadget memory administration and information exchanges between the host and the process gadgets. One can see CUDA as a programming situation that empowers programming designers to detach program parts that are rich in information parallelism for execution on a coprocessor particular for abusing huge information parallelism. An outline of the CUDA programming model can be found in [5].

The first version of CUDA programming tools and runtime for the NVIDIA GeForce 8 Series GPUs has been available for beta testing. To CUDA, the GeForce GTx 560 Ti <sup>i</sup> consists of 16 *streaming multiprocessors* (SMs), each with eight processing units, 8096 registers, and 16KB of on-chip memory. The architecture allows efficient data sharing and synchronization among threads in the same thread block [18].

A novel part of this design with respect to other parallel stages is the adaptability in the task of local assets, for example, registers or nearby memory, to strings. Every SM can run a variable number of strings, and the neighborhood assets are isolated among strings as determined by the software engineer. This adaptability permits additionally tuning of utilization execution yet changes the suspicions designers can make when performing improvements.

As a collaborative effort between industry and academia, a set of complete numerical applications was ported and evaluated on the CUDA platform. Several application research groups in the areas of medical imaging, molecular dynamics, computational chemistry, electromagnetic analysis, and scientific visualization contributed to

This effort. The following are the major principles when choosing code to be executed on this platform:

1. Leverage zero-overhead thread scheduling to hide memory latency. On the GeForce GTx 560 Ti there are 128 execution

units available for use, requiring hundreds of threads to completely occupy them. In addition, threads can be starved of data due to the long latency to global memory. The general philosophy of CUDA for tolerating this latency is to generate and maintain thousands of threads in flight. This is in contrast with the use of large caches to hide memory latencies in CPU designs.

- 2. Optimize use of on-chip memory to reduce bandwidth usage and redundant execution. Working memory within a group of cores consists primarily of a register file and a software-managed onchip memory called shared memory. These are high fan-out, low latency, limited-capacity memories which are partitioned among thread blocks that are assigned to the same SM at runtime.
- 3. Threads within a thread block can communicate via synchronization, but there is no built-in global communication mechanism for all threads. This avoids the need for virtualization of hardware resources, enables the execution of the same CUDA program across processor family members with a varying number of cores, and makes the hardware scalable. However, it also limits the kinds of parallelism that can be utilized within a single kernel call.

We first discuss related work in Section 2. Section 3 introduces the threading model and execution hardware. Section 4 demonstrates the optimization process with in-depth performance analysis, using matrix multiplication kernels. Section 5 presents several studied applications with performance and optimization information. We conclude with some final statements and suggestions for future work.

# 2. Related Work

Data parallel programming languages are considered an intermediate approach between automatic parallelization efforts [7, 28] and explicit parallel programming models such as OpenMP [19] to support parallel computing. Fortran 90 [6] was the first widely used language and influenced following data parallel languages by introducing array assignment statements. Similar to array assignments in Fortran 90 is the lock step execution of each single instruction in threads executing simultaneously on a streaming multiprocessor in CUDA programming model. Later, High Performance Fortran (HPF) [15] was introduced as standard data parallel language to support programs with SPMD. However, complexity of data distribution and communication optimization techniques, as discussed in the final two chapters of [13], were a hard-to-solve challenge. As a result, application developers became more involved in explicitly handling data distribution and communication; message passing libraries such as [23] became a popular programming model for scalable parallel systems. Similarly, in CUDA, the developer explicitly manages data layout in DRAM memory spaces, data caching, thread communication within thread blocks and other resources.

The enthusiasm for GPGPU programming has been driven by generally late enhancements in the programmability of design equipment. The arrival of Cg [16] connoted the acknowledgment that GPUs were programmable processors and that a larger amount dialect was expected to create applications on them. Others felt that the reflections gave by Cg and other shading dialects were lacking and manufactured more elevated amount dialect builds. Rivulet [9] empowers the utilization of the GPU as a spilling coprocessor. Quickening agent [26] is another framework that utilizations

information parallel clusters to perform universally useful calculation on the GPU. A Microsoft C# library gives information sorts and capacities to work on information parallel exhibits. Information parallel cluster calculation is straightforwardly accumulated to shader programs by the runtime. Different endeavors to give a more gainful stream preparing programming environment for creating multi-strung applications incorporate the RapidMind Streaming Execution Manager [17] and PeakStream Virtual Machine [4].

By and large, past GPU programming frameworks constrain the size and intricacy of GPU code because of their hidden representation APIbased usage. CUDA bolsters parts with much bigger code sizes with another equipment interface and direction storing.

Past GPU eras and their APIs additionally confined the permitted memory access designs, as a rule permitting just consecutive keeps in touch with a direct exhibit. This is because of points of confinement in design APIs and comparing limits in the particular pixel and vertex processors. The GeForce GTx 560 Ti takes into account general tending to of memory through a brought together processor model, which empowers CUDA to perform unhindered disperse accumulate operations.

Customary GPUs additionally gave constrained reserve data transfer capacity. Fatahalian et al. examine in [11] that low transmission capacity reserve plans on GPUs limit the sorts of utilizations from profiting from the computational force accessible on these designs. Work talked about in [12] utilizes an investigative store execution forecast model for GPU-based calculations. Their outcomes demonstrate that memory streamlining systems intended for CPU-based calculations may not be straightforwardly pertinent to GPUs. With the presentation of sensibly measured low-inactivity, on-chip memory in new eras of GPUs, this issue and its advancements have turned out to be less basic.

### 3. Architecture Overview

The GeForce GTx 560 Ti GPU is adequately a substantial arrangement of processor centers with the capacity to straightforwardly address into a worldwide memory. This takes into account a broader and adaptable programming model than past eras of GPUs, making it less demanding for engineers to actualize information parallel portions. In this area we talk about NVIDIA's Compute Unified Device Architecture (CUDA) and the major micro architectural components of the GeForce GTx 560 Ti. A more finish depiction can be found in [3, 18]. It ought to be noticed that this engineering, albeit more uncovered than past GPU structures, still has points of interest which have not been openly uncovered.

# 3.1 Threading Model

The CUDA programming model is ANSI C reached out by a few catchphrases and builds. The GPU is dealt with as a coprocessor that executes information parallel portion code. The client supplies a solitary source program incorporating both host (CPU) and piece (GPU) code. These are isolated and aggregated as appeared in Figure 1. Each CUDA program comprises of numerous stages that are executed on either the CPU or the GPU. The stages that display practically no information parallelism are executed in host (CPU) host, which is communicated in ANSI C and accumulated with the host C compiler as appeared in Figure 1. The

stages that show rich information parallelism are actualized as piece capacities in the gadget (GPU) code. A bit capacity characterizes the code to be executed by each of the gigantic number of strings to be summoned for an information parallel stage. These portion capacities are ordered by the NVIDIA CUDA C compiler and the bit GPU object code generator. There are a few confinements on bit capacities: there must be no recursion, no static variable presentations, and a non-variable number of contentions. The host code exchanges information to and from the GPU's worldwide memory utilizing API calls. Bit code is started by performing a capacity call.

Strings executing on the GeForce GTx 560 Ti are sorted out into a three-level chain of command. At the largest amount, all strings in a dataparallel execution stage frame a framework; they all execute the same portion capacity. Every matrix comprises of numerous string pieces. A matrix can be at most 216 –1 obstructs in both of two measurements, and every piece has novel directions.



Figure 1. CUDA Compilation Flow

An application designer for this stage can arrange CUDA code to a get together like representation of the code called PTX. PTX is not locally executed, but rather is prepared by a run-time environment, making it indeterminate what directions are really executed on a cycle-by-cycle premise. Two illustrations we have watched are basic instances of circle invariant code that can be effortlessly moved and branches which are part into condition assessments and predicated bounce directions.

In outline, there are hard breaking points to the recollections, strings, and aggregate transmission capacity accessible to an application running on the GeForce GTx 560 Ti. Dealing with these cutoff points is basic while upgrading applications, however procedures for keeping away from one breaking point can bring about different breaking points to be hit. They can likewise diminish the quantity of string hinders that can run at the same time. Moreover, dealing with the conduct of strings so that those in the same twist take after the same control ways and burden adjacent qualities from worldwide memory can likewise enhance execution.

# 4. Performance and Optimization

This segment utilizes a micro benchmark to show how the best possible adjusting of shared asset use is basic to accomplishing productive execution asset usage and along these lines superior on the GeForce GTx 560 Ti. There are three essential standards to consider while advancing an application for the stage. In the first place, the gliding point throughput of an application relies on upon the rate of its guidelines that are drifting point operations. The GPU is equipped for issuing 172.8 billion operations for every second on the SPs. These incorporate intertwined increase include operations, which we consider two operations for throughput figurings. On the off chance that 1/4 of an application's direction blend are intertwined increase includes, then its execution can be at most 2 \* 1/4 FP \* 172.8 billion operations for each second = 86.4 GFLOPS.

This execution is achieved when the SPs are completely possessed, which is achievable in an application that has numerous strings, does not have numerous synchronizations, and does not push worldwide memory transmission capacity. In this circumstance, decreasing the quantity of guidelines that don't add to information calculation by and large results in bit speedup. Be that as it may, amplifying computational proficiency can challenge, because of discontinuities in the enhancement space [22].

Second, when endeavoring to accomplish an application's most extreme execution, the essential concern frequently is overseeing worldwide memory inactivity. This is finished by making enough strings to keep SPs possessed while numerous strings are tending to worldwide memory gets to. As already expressed, strings may need to of a better granularity than those for conventional multicore execution to produce enough strings. The required number of strings relies on upon the rate of worldwide gets to and other longdormancy operations in an application: applications comprising of a little rate of these operations require less strings to accomplish full SP inhabitance. The point of confinement on registers and shared memory accessible per SM can compel the quantity of dynamic strings, infrequently uncovering memory idleness. We indicate one case where the utilization of extra registers in an endeavored enhancement permits one less string square to be booked per SM, lessening execution.

Figure 2. Performance at various platform and hardware.

At last, worldwide memory transmission capacity can restrict the throughput of the framework. Expanding the quantity of strings does not help execution in this circumstance. Lightening the weight on worldwide memory transmission capacity for the most part includes utilizing extra registers and shared memory to reuse information, which thusly can restrict the quantity of at the same time executing strings. Adjusting the utilization of these assets is regularly non-natural and a few applications will keep running into asset limits other than direction issue on this engineering.

The case we use to delineate these standards is a lattice increase bit. In framework increase, the estimation of a component in the outcome network is figured by processing the dab result of the comparing line of the main grid and section of the second lattice. For this illustration, we accept thickly populated info grids. We break down a few code adaptations and their supported execution while duplicating two square grids with a tallness and width of 4096 components. The expressed asset use is for CUDA form 0.8; later forms of CUDA may have diverse uses.

### 4.1 Initial Code Version

We begin with a simple version of matrix multiplication. The matrix multiplication kernel creates a thread for each result element for the multiplication, for a total of 4K\*4K threads. Many threads are created in an attempt to hide the latency of global memory by overlapping execution. These threads loop through a sequence that loads two values from global memory, multiplies them, and accumulates the value. This code uses ten registers per thread, allowing the maximum of 768 threads to be scheduled per SM. For convenience, we group them as three thread blocks of 256 threads each.

Execution for this code is 10.58 GFLOPS, which is lower than very improved libraries executing on a CPU utilizing SIMD expansions. By looking at the PTX for this code, we find that there is roughly one intertwined duplicate include out of eight operations

in the internal circle, for an expected potential throughput of 43.2 GFLOPS. Since we have the most extreme number of strings planned per SM, the bottleneck seems, by all accounts, to be worldwide memory data transfer capacity. 1/4 of the operations executed amid the circle are burdens from off-chip memory, which would require a data transfer capacity of 173 GB/s (128 SPs \* 1/4 directions \* 4 B/guideline \* 1.35GHz) to completely use the SPs. Hence, the methodology for upgrading this part is to enhance information reuse and lessen worldwide memory access.

# 4.2 Use of Local Storage

The calculations of two result components in the same line or segment share a large portion of their info information (the same indexA or indexB values), the past code gets to worldwide memory for every datum in each string. A typical advancement for this kind of access example is to improve information sharing by means of tiling [14]. In the GeForce GTx 560 Ti, designers can use shared memory to amortize the worldwide inactivity cost when qualities are reused. Utilizing low-overhead square synchronization qualities, can be shared



Figure 3. Speedup Performance of Matrix Multiplication (1-D)

between threads: one thread loads a datum and then synchronizes so that other threads in the same block can use it. Finally, we can also take advantage of contiguity in main memory accesses when loading in values as a block, reducing the cycles needed to access the data.

During execution, the threads work within two input tiles that stride across 16 contiguous rows or columns in the input matrices. Each of the 256 threads is tied to a specific coordinate in a tile. It loads the element at that coordinate from the two input tiles into shared memory, so cooperatively the threads load the complete tiles. These loads are organized to take advantage of global access coalescing. The threads then synchronize to establish consistency, which enables each thread to load all of its inputs contained in the tiles from shared memory. Finally, the threads calculate the partial dot product for the inputs in shared memory within a loop.

Other applications may have higher performance with smaller tile sizes when they allow a larger number of threads to be scheduled.

# 5. Conclusion and Future Work

We introduce an execution assessment of the GeForce GTx 560 Ti design utilizing CUDA. This GPU is additionally able to do good execution on an arrangement of divergent non-illustrations applications. This work presents general standards for streamlining applications for this kind of design, to be specific having productive code, using numerous strings to shroud inertness, and utilizing neighborhood recollections to ease weight on worldwide memory transfer speed. We additionally introduce an application suite CUDA toolkit that has been ported to this engineering, demonstrating that application pieces that have low worldwide memory access after streamlining have significant accomplish between 10.5X to 14X application speedup over CPU execution on the off chance that they are not restricted by neighborhood asset accessibility.

We encounter a few important design techniques. First, and foremost, is the fundamental importance of exposing sufficient amounts of fine-grained parallelism to exploit hardware like the Tesla-architecture GPU. Second is the importance of blocking computations, a process that naturally fits the CUDA thread block abstraction and encourages data layout and access patterns with high locality. Third is the efficiency of data-parallel programs where threads of a warp follow the same execution path, thus fully utilizing the GPU's processor cores. Finally, is the benefit of the on-chip, per-block shared memory provided by the Tesla architecture, which provides high-speed, low-latency scratchpad space that is critical to the performance of many efficient algorithms.

### References

- CUDA benchmark suite. http://www.crhc.uiuc.edu/impact/cudabench.html.
- [2] NVIDIA CUDA. http://developer.nvidia.com/object/cuda.html.
- [3] The PeakStream platform: High productivity software development for multi-core processors. Technical report, 2006.
- [4] ECE 498AL1: Programming massively parallel processors, Fall 2007. http://courses.ece.uiuc.edu/ece498/al1/.
- [5] J. C. Adams, W. S. Brainerd, J. T. Martin, B. T. Smith, and J. L. Wagener. Fortran 90 handbook: complete ANSI/ISO reference. Intertext Publications, Inc., /McGraw-Hill, Inc., 1992.
- [6] R. Allen and K. Kennedy. Automatic translation of Fortran programs to vector form. ACM Transactions on Programming Languages and Systems, 9(4):491–542, 1987.
- [7] M. J. Atallah, editor. Algorithms and Theory of Computation Handbook. CRC Press LLC, 1998.
- [8] I. Buck. Brook Specification v0.2, October 2003.
- [9] D. Callahan, S. Carr, and K. Kennedy. Improving register allocation for subscripted variables. ACM SIGPLAN Notices, 9(4):328–342, 2004
- [10] K. Fatahalian, J. Sugerman, and P. Hanrahan. Understanding the efficiency of GPU algorithms for matrix-matrix multiplication. In Proceedings of the ACM SIGGRAPH/EUROGRAPHICS Conference on Graphics Hardware, pages 133–137, 2004.
- [11] N. K. Govindaraju, S. Larsen, J. Gray, and D. Manocha. A memory model for scientific algorithms on graphics processors. In Proceedings of the 2006 ACM/IEEE Conference on Supercomputing, number 89, 2006.
- [12] K. Kennedy and J. R. Allen. Optimizing compilers for modern architectures: a dependence-based approach. Morgan Kaufmann Publishers Inc., 2002.

- [13] M. S. Lam, E. E. Rothberg, and M. E. Wolf. The cache performance and optimizations of blocked algorithms. In *Proceedings of the 4th International Conference on Architectural Support for Programming Languages and Operating Systems*, pages 63–74, April 1991.
- [14] D. B. Loveman. High Performance Fortran. IEEE Parallel & Distributed Technology: Systems & Technology, 1(1):25–42, 1993.
- [15] W. R. Mark, R. S. Glanville, K. Akeley, and M. J. Kilgard. Cg: a system for programming graphics hardware in a C-like language. In ACM SIGGRAPH 2003 Papers, pages 896–907, 2003.
- [16] D. Callahan, S. Carr, and K. Kennedy. Improving register allocation for subscripted variables. ACM SIGPLAN Notices, 9(4):328–342,
- [17] M. J. Atallah, editor. Algorithms and Theory of Computation Handbook. CRC Press LLC, 1998.
- [18] R. Allen and K. Kennedy. Automatic translation of Fortran programs to vector form. ACM Transactions on Programming Languages and Systems, 9(4):491–542, 1987.
- [19] CUDA benchmark suite http://www.crhc.uiuc.edu/impact/cudabench.html.
- [20] I. Buck. Brook Specification v0.2, October 2003.